

Enhanced SRAM Design through Recovery Boosting
Abstract
SRAM based structures are there within
microprocessor architecture. Important lifetime reliability problem in
microprocessors is Negative Bias Temperature Instability (NBTI). As
one of the pMOS device in the memory cell always has an input
„0‟,SRAM arrays are susceptible to NBTI. An existing recovery
technique for SRAM cell aims to balance the degradation of two
pMOS device by attempting to keep their inputs at logic „0‟, exactly
50% of the time. But the problem with this technique is that, one of the
devices is always in the negative bias condition at any given time.
So we propose a new technique called Recovery Boosting. By
slightly modifying the conventional SRAM cell, we put both pMOS
device in the memory cell to the recovery mode. Recovery Boosting
provides reduction in NBTI and significant improvement in the static
noise margin of the issue queue with reduction in power consumption.
The tool used for simulation is MICROWIND and digital schematic
editor and simulator.
Keywords
References
Taniya Siddiqua, and Sudhanvana Gurumurthi,” Enhancing NBTI
Recovery in SRAM ArraysThrough Recovery Boosting”, ieee
transactions on VLSI systems, 2011.
J. Abella, X. Vera, and A. Gonzalez, “Penelope: The NBTI-aware
pro-cessor,” in Proc. 40th IEEE/ACM Int. Symp. Microarchitecture,2007.
A. Cabe, Z. Qi, S. Wooters, T. Blalock, and M. Stan, “Small embeddable
NBTI sensors (SENS) for tracking on-chip performance decay,” in Proc.
Int. Symp. Quality Electron. Design (ISQED), pp. 1–6, March 2009.
S. Feng, S. Gupta, and S. Mahlke, “Olay: Combat the signs of aging with
introspective reliability management,” in Proc. Workshop Quality-
Aware Design (W-QUAD), 2008.
D. Folegnani and A. Gonzalez, “Energy-effective issue logic,” in Proc.
Int. Symp. Comput. Architecture (ISCA), pp. 230–239, June 2001.
X. Fu, T. Li, and J. Fortes, “NBTI tolerant microarchitecture design in the
presence of process variationn,” in Proc. Int. Symp. Microarchitecture
(MICRO), pp. 399–410, Nov. 2008.
S. V. Kumar, C. H. Kim, and S. S. Sapatnekar, “Impact of NBTI on
SRAM read stability and design for reliability,” in Proc. Int. Symp.
Quality Electron. Design, pp. 210–218, 2006.
E. Seevinck, F. J. List, and J. Lohstroh, “Static-noise margin analysis of
MOS SRAM cells,” IEEE J. Solid-State Circuits, vol. 22, no. 5, pp.
–754, Oct. 1987.
J. Shin, V. Zyuban, P. Bose, and T. M. Pinkston, “A proactive wearout
recovery approach for exploiting microarchitectural redundancy to extend
cache SRAM lifetime,” in Proc. Int. Symp. Comput. Architecture, pp.
–362, 2008.
J. Srinivasan, S. V. Adve, P. Bose, and J. A. Rivers, “The case for
life-time reliability-aware microprocessors,” in Proc. Int. Symp. Comput.
Architecture (ISCA),pp. 276–287, Jun. 2004.
A. Tiwari and J. Torrellas, “Facelift: Hiding and slowing down aging in
multicores,” in Proc. Int. Symp. Microarchitecture (MICRO), pp.
–140, Nov. 2008.
W. Wang, V. Reddy, A. T. Krishnan, R. Vattikonda, S. Krishnan, and Y.
Cao, “Compact modeling and simulation of circuit reliability for 65-nm
CMOS technology,” IEEE Trans. Device Mater. Reliabil., vol. 7, no. 4,
pp. 509–517, 2007.
X. Yang, E. Weglarz, and K. Saluja, “On NBTI degradation process in
digital logic circuits,” in Proc. Int. Conf. VLSI Design, , pp. 723–730, Jan.
DOI: http://dx.doi.org/10.36039/AA042012004
Refbacks
- There are currently no refbacks.

This work is licensed under a Creative Commons Attribution 3.0 License.